

# SystemC Compilation, Execution and Debugging

Stefano Spellini



#### Course Assignment

- Produce a report for every laboratory class
  - Containing a discussion of the solutions of the proposed exercises
  - If requested, provide also the code
  - Each lesson's report will be composed in a single course report, to be delivered on or before the end of the academic year
    - No intermediate deadlines, NO PARTIAL REPORTS WILL BE ACCEPTED
  - Max 3 points
    - Only within the course (February 2021): 1 bonus point!
  - Remember: the assignment is valid only until the next edition of the course
    - Last chance in September 2021
    - After September 2021:
      - assignment following new course directives
      - With a new lecturer (maybe new rules)



#### Support

- On the new e-learning portal:
  - Support material
  - Forum for Q&A

Exercises and questions are a good training to get ready for the exams!



- Dott. Spellini's office hour:
  - Ca' Vignal 2, Floor 1, Room 71
  - Always "on demand" after arranging a meeting via email!
    - 2 working days in advance:
      - Ask Thursday for Monday, Ask Monday for Wednesday
      - UNIVR emails only, addressed to:

stefano.spellini@univr.it



### SystemC highlights

- Supports hardware and software *co-design*
- Even Better: supports Electronic Level Design!
- Developing an executable specification avoids inconsistencies and errors
  - Avoids wrong interpretation of the specification
  - Rapid prototyping
    - For verification, testing, performances evaluation, etc...
- SystemC has a rich set of data types to model the system
- It allows multiple abstraction levels
  - From high level design (e.g., TLM) down to cycle-accurate RTL level
- It is now capable of representing multi-domain systems
- Practical note: it defines a set of Macros...
  - It's better using the expanded expressions
  - This lesson uses Macros, expanded expressions are in the Language Reference Manual (LRM)



#### SYSTEMC MODELING



#### Modules

#### Modules

- Basic building blocks to partition a design
- Fundamentally, C++ classes
- Enable the partitioning of complex systems into smaller components
- Hide internal data representation, using interfaces
  - Contain ports, signals, local data, other modules, processes and constructors

```
SC_MODULE(module_name)

{

    // Ports declaration
    // Signals declaration
    // Module constructor: SC_CTOR
    // Process constructors and sensibility list
    // SC_METHOD
    // Sub-Modules creation and port mappings
    // Signals initialization
}
```



#### Module constructor

- Module constructor
  - Initializes and declares all processes contained in the module and the rules to activate them
  - Initializes variables to default or user defined values

Example: Full Adder constructor

```
SC_CTOR( FullAdder ) {

SC_METHOD( doIt );

sensitive << A;

sensitive << B;
}
```



### Hierarchy: sub-modules instantiation

- Sub-modules instantiation:
  - Instantiate module
     Module type Inst module ("label");
  - Instantiate module as a pointer

```
Module_type *pInst_module;
// Instantiate at the module constructor SC_CTOR
pInst_module = new module_type ("label");
```

- Connection of sub-modules
  - Named connection

```
Inst_module.a(s);
Inst_module.b(c);
Inst_module.q(q);

pInst_module -> a(s);
pInst_module -> b(c);
pInst_module -> q(q);
```



### Hierarchy Example



```
SC MODULE(filter) {
      // Sub-modules : "components"
      sample *s1;
      coeff *c1;
      mult *m1;
      sc signal<sc uint 32> > q, s, c; // Signals
      // Constructor : "architecture"
      SC_CTOR(filter) {
            // Sub-modules instantiation and
         mapping
            s1 = new sample ("s1");
             s1->din(q); // named mapping
             s1->dout(s);
             c1 = new coeff("c1");
             c1->out(c); // named mapping
             m1 = new mult ("m1");
             (*m1)(s, c, q); // Positional mapping
```



### Internal Data Storage

- Local variables
  - Can not be used to connect ports
- Allowed data types
  - C++ types
  - SystemC types
  - User defined types

```
SC_MODULE( Mux21 ) {
  sc in < sc uint < 8> > in 1;
  sc_in< sc_uint<8> > in2;
  sc_in< bool >
                    selection;
  sc_out< sc_uint<8> > out;
  void doIt( void );
  SC_CTOR(Mux21) {
     SC_METHOD( doIt );
       sensitive << selection;
       sensitive << in1;
       sensitive << in2;
};
```



#### **Processes**

- Processes are functions that are identified into the SystemC kernel
  - Processes are very similar to C++ functions or methods
  - Processes implement the functionality of modules
  - They are called if one signal of the sensitivity list changes its value
- Processes can be Methods, Threads and CThreads
- Methods
  - When activated, executes and returns
    - SC METHOD(process name)
- Threads
  - Can be suspended and reactivated
    - wait() -> suspends
    - one sensitivity list event -> activates
    - SC\_THREAD(process\_name)
- CThreads
  - Are activated in the clock pulse
    - SC\_CTHREAD(process\_name, clock value);
  - Deprecated

| Туре                                       | SC_METHOD                                                                                          | SC_METHOD SC_THREAD                                                                                |                                                                           |
|--------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Activates<br>Exec.                         | Event in sensit. list                                                                              | Event in sensit. List                                                                              | Clock pulse                                                               |
| Suspends<br>Exec.                          | NO                                                                                                 | YES                                                                                                | YES                                                                       |
| Infinite Loop                              | NO                                                                                                 | YES                                                                                                | YES                                                                       |
| suspended/<br>reactivated<br>by            | N.D.                                                                                               | wait()                                                                                             | wait()<br>wait_until()                                                    |
| Constructor &<br>Sensibility<br>definition | SC_METHOD(call_back);<br>sensitive(signals);<br>sensitive_pos(signals);<br>sensitive_neg(signals); | SC_THREAD(call_back);<br>sensitive(signals);<br>sensitive_pos(signals);<br>sensitive_neg(signals); | SC_CTHREAD( call_back, clock.pos()); SC_CTHREAD( call_back, clock.neg()); |



### Process example

#### Into the .H file

```
void doIt( void );

SC_CTOR( Mux21 ) {

    SC_METHOD( doIt );
        sensitive << selection;
        sensitive << in1;
        sensitive << in2;
}</pre>
```

#### Into the .CPP file

```
void Mux21::doIt( void ) {
    sc_uint<8> out_tmp;

    if( selection.read() ) {
        out_tmp = in2.read();
    } else {
        out_tmp = in1.read();
    }

    out.write( out_tmp );
}
```



#### **Ports and Signals**

- Ports of a module are the external interfaces that pass information to and from a module
  - In SystemC one port can be IN, OUT or INOUT
  - Implementing the read() and write() methods
- Signals are used to connect module ports allowing modules to communicate
- Types of ports and signals:
  - All natives C/C++ types
  - All SystemC types
  - User defined types
- How to declare
  - Input: sc\_in<port\_type>
  - Output: sc\_out<port\_type>
  - Bi-Directional : sc\_inout<port\_type>



#### Clock

- Special object
   sc\_clock clock\_name("clock\_label", period, duty\_ratio, offset, initial\_value);
- Clock connection
  - f1.clk( clk\_signal );



- Better avoiding using the sc clock object!
  - It is preferable to define a signal implementing the clock
  - Many alternatives for the data-type
    - Bool
    - sc\_logic
    - sc\_bit (inefficient!)
  - How to update the signal?
    - Temporized thread with no sensitivity list!



#### Data types

- SystemC supports:
  - C/C++ native types
  - SystemC types
- SystemC types
  - Types for systems modelling
  - 2 values ('0','1')
  - 4 values ('0','1','Z','X')
  - Arbitrary size integer (Signed/Unsigned)
  - Fixed point types
- Domain-specific data-types
  - Data-types for analog models
    - Electrical signals
    - Linear Signal Flow signals
  - Data-types for ESL descriptions
    - Socket
    - Payloads

| Туре       | Description                       |
|------------|-----------------------------------|
| sc_logic   | Simple bit with 4 values(0/1/X/Z) |
| sc_int     | Signed Integer from 1-64 bits     |
| sc_uint    | Unsigned Integer from 1-64 bits   |
| sc_bigint  | Arbitrary size signed integer     |
| sc_biguint | Arbitrary size unsigned integer   |
| sc_bv      | Arbitrary size 2-values vector    |
| sc_lv      | Arbitrary size 4-values vector    |
| sc_fixed   | templated signed fixed point      |
| sc_ufixed  | templated unsigned fixed point    |
| sc_fix     | untemplated signed fixed point    |
| sc_ufix    | untemplated unsigned fixed point  |

### SystemC data types: 2-value and multi-value logics

#### SC\_BIT type

- Simple bit type
  - Declaration
    - bool my bit;
  - Assignment similar to char
    - my\_bit = '1';

#### SC\_LOGIC type

- More general than bool, 4 values
  - '0' (false)
  - '1' (true)
  - 'X' (undefined)
  - 'Z' (high-impedance)
- Declaration
  - sc\_logic my\_logic;
- Assignment like bool
  - my\_logic = '0';
  - my\_logic = 'Z';
- Operators like bool
- Higher simulation times than bool

#### Operators

| Bitwise    | & (and) | (or)           | ^ (xor) | ~ (not) |  |
|------------|---------|----------------|---------|---------|--|
| Assignment | =       | <b>&amp;</b> = | =       | ^=      |  |
| Equality   | ==      | !=             |         |         |  |



### SystemC data types: Integers

#### Fixed precision integers

- Used when arithmetic operations need fixed size arithmetic operands
- INT can be converted in UINT and vice-versa
- 1-64 bits integer
  - **sc\_int<n>** -- signed integer with n-bits
  - sc\_uint<n> -- unsigned integer with n-bits

#### Operators of fixed precision types

```
Bitwise
                                     >>
                                           <<
Arithmetics
                                     %
                                 *= /=
                                           %= &=
Assignement
Equality
Relational
                      <= >
                                 >
Auto-Inc/Dec
                ++
Bit selection
                [x]
                              ex) mybit = myint[7]
Part select
                range()
                             ex) myrange = myint.range(7,4)
Concatenation
                (,)
                              ex) intc = (inta, intb);
```



# SystemC data types: Vectors

#### Bit vector

- sc bv<n>
- 2-value vector (0/1)
- Not used in arithmetics operations
- Faster simulation than sc\_lv

#### Logic Vector

- sc\_lv<n>
- Vector to the sc\_logic type
- Assignment operator ("=")
- my\_vector = "XZ01"
- Conversion between vector and integer (int or uint)
- Assignment between sc\_bv and sc\_lv



### Register Transfer Level

- Describe the operation of a synchronous digital circuit
  - Flow of signals
    - Transfer of data between registers
  - Logical operations performed on signals
- Managed by a controller
- Synchronized by a clock





# Register Transfer Level (Cont.d)

- Interconnection of FSM + Data-path
  - Control/condition signals are identified
  - FSM is represented by states and transitions
  - Data-path is represented by registers, multiplexers and operators
- Automatic translation into a set of registers and library components (RTL)





### How to build you RTL code

- Describe the behavior with a high-level FSM
- 2. Determine the datapath
  - What shall I do when the FSM is in a certain state?
- Connections between datapath and FSM
- Determine the controller FSM.









# SystemC representation of FSMDs

- One process for computing the next state and updating outputs
  - FSMD representation
  - - Compute the next state and outputs
    - Update the current state
- Three processes

Two processes

- Compute the next state
- Compute the outputs
- Update the current state

Merges controller and datapath in a FSMD representation

Divide controller and datapath



#### The *root* Module

- Interface definition
  - Allow interaction with the other modules
  - Input signals
    - number\_is ready
    - number\_port
    - result\_isready
    - result\_port
    - reset
    - clk





### The *root* Module (Cont.d)

- Implementation based on a 6 states EFSM:
  - R: reset state
  - S0: initialization
  - S1: input reading
  - S2 S3: computation
  - S4: Output writing
- Implementated with two processes
  - Internal variables and next state
  - Current state and outputs





#### **SYSTEMC SIMULATION**



### SystemC Scheduler

- C++ is not suited for HW modeling
  - Does not express concurrent activities intrinsic of HW
  - Delays, time and clock are not provided
  - Data types are too far from HW representation
  - HW communication mechanisms (e.g., signals or ports) are different from SW communication mechanisms
- SystemC extends C++ to overcome such limitations
  - Simulation kernel
    - Controls simulation
    - Advancing of time
    - Making processes runnable
    - Update ports and signals
    - Notify events
    - ...



#### **Event based simulation**

- SystemC simulation is event based
  - Events rule the evolution of the system
  - Processes are executed in response to the occurrence of events

#### Scheduler

- Uses events to prepare the ready queue
  - Processes that can be run at any time
- Chooses the process that must run first
- Whenever a process creates any events, sensitive processes are added to the ready queue
  - Executed at a later time



### Event based simulation (Cont.d)

#### Event types:

- Sc\_event
  - Wake up all processes sensitive to that event
- Port/signal update
  - Awakens processes sensitive to that port or signal
- Delta notification and timed notification
  - **Delta**: processes are made runnable in the subsequent evaluation phase
  - **Timed**: Processes are activated after the specified amount of simulation time
- Clock
  - Makes runnable clocked processes
  - Allows to model the passing of the time
- Note: variables do not generate any event!



### SystemC scheduler





- Elaboration phase
  - Build internal data structures
  - Set up module hierarchy
  - Port binding
- Initialization phase
  - Executes all processes
     (SC\_METHODs or
     SC\_THREADs) until their end
     or their first wait() statement
  - Builds the first runnable queue

INIT Execute all processes until their end or the first wait() invocation.

..



#### Evaluation phase

- Execution of all processes in the runnable set
- Co-operative multitasking
  - Execute only one process at one time until process yelds control of the CPU
  - Processes can not pre-empt or interrupt other processes





#### Update phase

- Update the value of ports and signals
- All processes are added to the runnable queue

#### Delta notification phase

 If there is any delta notification or timeout, add processes to the runnable queue





- Timed notification phase
  - Simulation time is advanced until the earliest of the next timed notification or timeout
    - Clock change
  - If there is no timed event, simulation is finished





#### Time in SystemC

- sc time
  - Used to represent simulation time and time intervals
    - Double + sc\_time\_unit
- sc\_time\_stamp
  - Return current simulation time
- sc delta count
  - Incremented once per delta cycle



delta

count

time



#### Tracing signals

- Trace file
  - Record a timed-ordered sequence of value changes during simulation
  - How to:
    - Declare a file pointer variable
    - Open the VCD file for writing (sc\_create\_vcd\_trace\_file)
    - Add the signals you are interested in (sc\_trace function)
    - Run your simulation (main function)
    - Close the file (sc\_close\_vcd\_trace\_file)

```
sc_trace_file *fp;
fp=sc_create_vcd_trace_file
    ("wave");
sc_trace(fp,clk,"clk");
sc_trace(fp,din,"din");
sc_trace(fp,dout,"dout");
sc_start(100, SC_NS);
sc_close_vcd_trace_file(fp);
```



# Tracing signals (Cont.d)

- The VCD file is organized as follows:
  - Timescale

```
$timescale 1ps
```

- List of traced signals
  - Each signal is assigned an identifier that substitutes the signal name all along the VCD file \$var wire 1 aac NUMBER\_READY \$end
- Whenever a signal is changed, the VCD file reports time and list of changed signals
- Trace files viewers
  - GTKWave
    - Download it on your machine: <a href="http://gtkwave.sourceforge.net/">http://gtkwave.sourceforge.net/</a>
    - Multiplatform: Mac OSX, Linux 32/64, Win32, source code...
    - Easy to use GUI
  - Modelsim (later in the course)
  - Alternative tools (both free and proprietary)
    - https://www.edaplayground.com/home (Nice tool: take a look at it)
    - Dinotrace
    - EZWave
    - Etc...



# Tracing signals (Cont.d)

GTKWave waveform viewer





#### SYSTEMC INTO ACTION



### SystemC: material

- C++ references
  - http://www.cplusplus.com/doc/tutorial/
- Elearning website
  - Quick reference
  - Manual
- Download
  - http://www.accellera.org/downloads/standards/systemc









#### Installation

- Download SystemC
  - http://www.accellera.org/downloads/standards/systemc
  - From the elearning portal (SystemC 2.3.3 Source Code)
- Unzip the archive
  - \$> tar -xzfv systemc-2.3.3.tar.gz
- Configure the installation
  - \$> cd systemc-2.3.3
  - \$> mkdir build
  - \$> mkdir -p ~/pse\_libraries/systemc
  - \$> cd build
  - \$> cmake -DCMAKE\_INSTALL\_PREFIX=<home\_directory>/pse\_libraries/systemc ..
- Compile
  - \$> make -j
  - \$> make install



# SystemC into action (Cont.d)

- Download the Lesson\_01.tar.gz from the e-learning web-site
- Uncompress the archive
  - \$ tar -xzvf 01\_systemc.tar.gz
  - \$ cd 01\_systemc/
  - \$ Is
- dist div root
- Compiling and executing the dist module



### SystemC into action (Cont.d)

- Compiling and executing the div module (similar for root module)
  - Same procedure as for the dist module
- The compiler lists a set of errors
  - Source file and the line at which each error was found, and the reason why the code is wrong
  - To find more subtle errors.
    - Trace the execution flow by printing on the standard output (e.g. the value of some variables) or by using a debugger (e.g. gdb)
- Have fun ☺



### Assignment for this lesson

- Small error report (1-2 pages)
  - Detailing the errors found in the root and the div modules
    - Explain the kind of error (i.e., syntax, unexpected behavior, etc.)
    - The resulting output
    - How to fix them
  - No code needed (solutions will be published next week)
    - Of course, in the report you must demonstrate to understand whats's wrong and why